loglib /*___________________________________________________________*/ /* */ /* LOG Library : d54act.def */ /* SCM Library : d54act.ddb */ /* */ /* Author : M. Baumeister, Bartels System */ /* Last Revision : 1997/04/21 */ /* */ /* Copyright (c) 1991-97 Oliver Bartels F+E, Erding */ /*___________________________________________________________*/ /* */ /* This library provides definitions of */ /* */ /* - Advanced CMOS with TTL Inputs / Series 54ACT */ /* */ /* digital integrated circuits logic family. */ /* */ /* NOTES: */ /* Temperature : 54 = Military (-55..125 Degree Celcius) */ /* Power Supply : vss = Digital Ground */ /* : vcc = +5V DC */ /*___________________________________________________________*/ part 54act00 : default dil14 { newattr "$comment" = "Quad 2 Input NAND Gate" ; pin (a,b,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, b, y) to ( 1, 2, 3) or ( 4, 5, 6) or ( 9,10, 8) or (12,13,11) ; swap ( (( 1, 2), 3), (( 4, 5), 6), (( 9,10), 8), ((12,13),11) ) ; } part 54act02 : default dil14 { newattr "$comment" = "Quad 2 Input NOR Gate" ; pin (a,b,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, b, y) to ( 2, 3, 1) or ( 5, 6, 4) or ( 8, 9,10) or (11,12,13) ; swap ( (( 2, 3), 1), (( 5, 6), 4), (( 8, 9),10), ((11,12),13) ) ; } part 54act04 : default dil14 { newattr "$comment" = "Hex Inverter" ; pin (a,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, y) to ( 1, 2) or ( 3, 4) or ( 5, 6) or ( 9, 8) or (11,10) or (13,12) ; swap ( ( 1, 2), ( 3, 4), ( 5, 6), ( 9, 8), (11,10), (13,12) ) ; } part 54act05 : default dil14 { newattr "$comment" = "Hex Inverter" ; pin (a,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, y) to ( 1, 2) or ( 3, 4) or ( 5, 6) or ( 9, 8) or (11,10) or (13,12) ; swap ( ( 1, 2), ( 3, 4), ( 5, 6), ( 9, 8), (11,10), (13,12) ) ; } part 54act08 : default dil14 { newattr "$comment" = "Quad 2 Input AND Gate" ; pin (a,b,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, b, y) to ( 1, 2, 3) or ( 4, 5, 6) or ( 9,10, 8) or (12,13,11) ; swap ( (( 1, 2), 3), (( 4, 5), 6), (( 9,10), 8), ((12,13),11) ) ; } part 54act10 : default dil14 { newattr "$comment" = "Triple 3 Input NAND Gate" ; pin (a,b,c,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a, b, c, y) to (1, 2,13,12) or (3, 4, 5, 6) or (9,10,11, 8) ; swap ( (( 1, 2,13),12), (( 3, 4, 5), 6), (( 9,10,11), 8) ) ; } part 54act11 : default dil14 { newattr "$comment" = "Triple 3 Input AND Gate" ; pin (a,b,c,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a, b, c, y) to (1, 2,13,12) or (3, 4, 5, 6) or (9,10,11, 8) ; swap ( (( 1, 2,13),12), (( 3, 4, 5), 6), (( 9,10,11), 8) ) ; } part 54act13 : default dil14 { newattr "$comment" = "Dual 4 Input NAND Schmitt Trigger" ; pin (a,b,c,d,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a, b, c, d,y) to (1, 2, 4, 5,6) or (9,10,12,13,8) ; swap ( (( 1, 2, 4, 5), 6), (( 9,10,12,13), 8) ) ; } part 54act14 : default dil14 { newattr "$comment" = "Hex Schmitt Trigger" ; pin (a,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, y) to ( 1, 2) or ( 3, 4) or ( 5, 6) or ( 9, 8) or (11,10) or (13,12) ; swap ( ( 1, 2), ( 3, 4), ( 5, 6), ( 9, 8), (11,10), (13,12) ) ; } part 54act20 : default dil14 { newattr "$comment" = "Dual 4 Input NAND Gate" ; pin (a,b,c,d,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a, b, c, d,y) to (1, 2, 4, 5,6) or (9,10,12,13,8) ; swap ( (( 1, 2, 4, 5), 6), (( 9,10,12,13), 8) ) ; } part 54act21 : default dil14 { newattr "$comment" = "Dual 4 Input AND Gate" ; pin (a,b,c,d,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a, b, c, d,y) to (1, 2, 4, 5,6) or (9,10,12,13,8) ; swap ( (( 1, 2, 4, 5), 6), (( 9,10,12,13), 8) ) ; } part 54act27 : default dil14 { newattr "$comment" = "Triple 2 Input NOR Gate" ; pin (a,b,c,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a, b, c, y) to (1, 2,13,12) or (3, 4, 5, 6) or (9,10,11, 8) ; swap ( (( 1, 2,13),12), (( 3, 4, 5), 6), (( 9,10,11), 8) ) ; } part 54act30 : default dil14 { newattr "$comment" = "8 Input NAND Gate" ; pin (a,b,c,d,e,f,g,h,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a,b,c,d,e,f, g, h,y) to (1,2,3,4,5,6,11,12,8) ; swap ( (( 1, 2, 3, 4, 5, 6,11,12), 8) ) ; } part 54act32 : default dil14 { newattr "$comment" = "Quad 2 Input OR Gate" ; pin (a,b,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, b, y) to ( 1, 2, 3) or ( 4, 5, 6) or ( 9,10, 8) or (12,13,11) ; swap ( (( 1, 2), 3), (( 4, 5), 6), (( 9,10), 8), ((12,13),11) ) ; } part 54act34 : default dil14 { newattr "$comment" = "Hex Buffer" ; pin (a,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, y) to ( 1, 2) or ( 3, 4) or ( 5, 6) or ( 9, 8) or (11,10) or (13,12) ; swap ( ( 1, 2), ( 3, 4), ( 5, 6), ( 9, 8), (11,10), (13,12) ) ; } part 54act74 : default dil14 { newattr "$comment" = "Dual D-Flip-Flop, Preset + Clear" ; pin (/pre,clk,d,/clr,q,/q) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (/pre,clk, d,/clr,q,/q) to ( 4, 3, 2, 1,5, 6) or ( 10, 11,12, 13,9, 8) ; swap ( ( 4, 3, 2, 1, 5, 6), (10,11,12,13, 9, 8) ) ; } part 54act86 : default dil14 { newattr "$comment" = "Quad 2 Input Exclusive OR Gate" ; pin (a,b,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, b, y) to ( 1, 2, 3) or ( 4, 5, 6) or ( 9,10, 8) or (12,13,11) ; swap ( (( 1, 2), 3), (( 4, 5), 6), (( 9,10), 8), ((12,13),11) ) ; } part 54act107 : default dil14 { newattr "$comment" = "Dual J-K Flip-Flop, Clear" ; pin (j,clk,k,/clr,q,/q) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (j,clk, k,/clr,q,/q) to (1, 12, 4, 13,3, 2) or (8, 9,11, 10,5, 6) ; swap ( ( 1,12, 4,13, 3, 2), ( 8, 9,11,10, 5, 6) ) ; } part 54act109 : default dil16 { newattr "$comment" = "Dual J-K Flip-Flop, Preset + Clear" ; pin (/pre,j,clk,/k,/clr,q,/q) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/pre, j,clk,/k,/clr, q,/q) to ( 5, 2, 4, 3, 1, 6, 7) or ( 11,14, 12,13, 15,10, 9) ; swap ( ( 5, 2, 4, 3, 1, 6, 7), (11,14,12,13,15,10, 9) ) ; } part 54act112 : default dil16 { newattr "$comment" = "Dual J-K Flip-Flop, Preset + Clear" ; pin (/pre,j,clk,k,/clr,q,/q) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/pre, j,clk, k,/clr,q,/q) to ( 4, 3, 1, 2, 15,5, 6) or ( 10,11, 13,12, 14,9, 7) ; swap ( ( 4, 3, 1, 2,15, 5, 6), (10,11,13,12,14, 9, 7) ) ; } part 54act132 : default dil14 { newattr "$comment" = "Quad 2 Input Schmitt Trigger" ; pin (a,b,y) ; net "vss" : (7) ; net "vcc" : (14) ; xlat ( a, b, y) to ( 1, 2, 3) or ( 4, 5, 6) or ( 9,10, 8) or (12,13,11) ; swap ( (( 1, 2), 3), (( 4, 5), 6), (( 9,10), 8), ((12,13),11) ) ; } part 54act138 : default dil16 { newattr "$comment" = "3 of 8 Decoder" ; pin (a,b,c,g1,/g2a,/g2b,y0,y1,y2,y3,y4,y5,y6,y7) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (a,b,c,g1,/g2a,/g2b,y0,y1,y2,y3,y4,y5,y6,y7) to (1,2,3, 6, 4, 5,15,14,13,12,11,10, 9, 7) ; swap internal ( (( 4, 5)) ) ; } part 54act139 : default dil16 { newattr "$comment" = "Dual 2 of 4 Decoder" ; pin (a,b,/g,y0,y1,y2,y3) ; net "vss" : (8) ; net "vcc" : (16) ; xlat ( a, b,/g,y0,y1,y2,y3) to ( 2, 3, 1, 4, 5, 6, 7) or (14,13,15,12,11,10, 9) ; swap ( ( 2, 3, 1, 4, 5, 6, 7), (14,13,15,12,11,10, 9) ) ; } part 54act151 : default dil16 { newattr "$comment" = "8 to 1 Data Selector/Multiplexer" ; pin (/g,a,b,c,d0,d1,d2,d3,d4,d5,d6,d7,y,w) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/g, a, b,c,d0,d1,d2,d3,d4,d5,d6,d7,y,w) to ( 7,11,10,9, 4, 3, 2, 1,15,14,13,12,5,6) ; } part 54act153 : default dil16 { newattr "$comment" = "Dual 4 to 1 Data Selector/Multiplexer" ; pin (a,b,/1g,1c0,1c1,1c2,1c3,1y,/2g,2c0,2c1,2c2,2c3,2y) ; net "vss" : (8) ; net "vcc" : (16) ; xlat ( a,b,/1g,1c0,1c1,1c2,1c3,1y,/2g,2c0,2c1,2c2,2c3,2y) to (14,2, 1, 6, 5, 4, 3, 7, 15, 10, 11, 12, 13, 9) ; swap ( [ 14, 2, ( 1, 6, 5, 4, 3, 7), (15,10,11,12,13, 9) ] ) ; } part 54act157 : default dil16 { newattr "$comment" = "Quad 2 to 1 Multiplexer noninverting" ; pin (/g,sel,1a,1b,y1,2a,2b,y2,3a,3b,y3,4a,4b,y4) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/g,sel,1a,1b,y1,2a,2b,y2,3a,3b,y3,4a,4b,y4) to (15, 1, 2, 3, 4, 5, 6, 7,11,10, 9,14,13,12) ; swap ( [ 15, 1, ( 2, 3, 4), ( 5, 6, 7), (11,10, 9), (14,13,12) ] ) ; } part 54act158 : default dil16 { newattr "$comment" = "Quad 2 to 1 Multiplexer inverting" ; pin (/g,sel,1a,1b,y1,2a,2b,y2,3a,3b,y3,4a,4b,y4) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/g,sel,1a,1b,y1,2a,2b,y2,3a,3b,y3,4a,4b,y4) to (15, 1, 2, 3, 4, 5, 6, 7,11,10, 9,14,13,12) ; swap ( [ 15, 1, ( 2, 3, 4), ( 5, 6, 7), (11,10, 9), (14,13,12) ] ) ; } part 54act160 : default dil16 { newattr "$comment" = "BCD Decade Counter, Direct Clear" ; pin (/clr,/load,ent,enp,clk,rco,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/clr,/load,ent,enp,clk,rco,a,qa,b,qb,c,qc,d,qd) to ( 1, 9, 10, 7, 2, 15,3,14,4,13,5,12,6,11) ; } part 54act161 : default dil16 { newattr "$comment" = "4 Bit Binary Counter, Direct Clear" ; pin (/clr,/load,ent,enp,clk,rco,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/clr,/load,ent,enp,clk,rco,a,qa,b,qb,c,qc,d,qd) to ( 1, 9, 10, 7, 2, 15,3,14,4,13,5,12,6,11) ; } part 54act162 : default dil16 { newattr "$comment" = "BCD Decade Counter, Sync. Clear" ; pin (/clr,/load,ent,enp,clk,rco,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/clr,/load,ent,enp,clk,rco,a,qa,b,qb,c,qc,d,qd) to ( 1, 9, 10, 7, 2, 15,3,14,4,13,5,12,6,11) ; } part 54act163 : default dil16 { newattr "$comment" = "4 Bit Binary Counter, Sync. Clear" ; pin (/clr,/load,ent,enp,clk,rco,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/clr,/load,ent,enp,clk,rco,a,qa,b,qb,c,qc,d,qd) to ( 1, 9, 10, 7, 2, 15,3,14,4,13,5,12,6,11) ; } part 54act164 : default dil14 { newattr "$comment" = "8 Bit Shift Register SIPO" ; pin (/clr,clk,a,b,qa,qb,qc,qd,qe,qf,qg,qh) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (/clr,clk,a,b,qa,qb,qc,qd,qe,qf,qg,qh) to ( 9, 8,1,2, 3, 4, 5, 6,10,11,12,13) ; swap internal ( (( 1, 2)) ) ; } part 54act166 : default dil16 { newattr "$comment" = "8 Bit PISO Shift Register" ; pin (/clr,shld,clkinh,clk,ser,a,b,c,d,e,f,g,h,qh) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/clr,shld,clkinh,clk,ser,a,b,c,d, e, f, g, h,qh) to ( 9, 15, 6, 7, 1,2,3,4,5,10,11,12,14,13) ; } part 54act168 : default dil16 { newattr "$comment" = "4 Bit Decade Up/Down Counter" ; pin (/load,ud,/ent,/enp,clk,/rco,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/load,ud,/ent,/enp,clk,/rco,a,qa,b,qb,c,qc,d,qd) to ( 9, 1, 10, 7, 2, 15,3,14,4,13,5,12,6,11) ; } part 54act169 : default dil16 { newattr "$comment" = "4 Bit Binary Up/Down Counter" ; pin (/load,ud,/ent,/enp,clk,/rco,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/load,ud,/ent,/enp,clk,/rco,a,qa,b,qb,c,qc,d,qd) to ( 9, 1, 10, 7, 2, 15,3,14,4,13,5,12,6,11) ; } part 54act173 : default dil16 { newattr "$comment" = "Quad D Register" ; pin (clr,m,n,/g1,/g2,clk,1d,1q,2d,2q,3d,3q,4d,4q) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (clr,m,n,/g1,/g2,clk,1d,1q,2d,2q,3d,3q,4d,4q) to ( 15,1,2, 9, 10, 7,14, 3,13, 4,12, 5,11, 6) ; swap internal ( (( 1, 2)) ) ; swap internal ( (( 9,10)) ) ; } part 54act174 : default dil16 { newattr "$comment" = "Hex D-Flip-Flop" ; pin (/clr,clk,d1,q1,d2,q2,d3,d4,q3,q4,d5,q5,d6,q6) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/clr,clk,d1,q1,d2,q2,d3,q3,d4,q4,d5,q5,d6,q6) to ( 1, 9, 3, 2, 4, 5, 6, 7,11,10,13,12,14,15) ; swap ( [ 1, 9, ( 3, 2), ( 4, 5), ( 6, 7), (11,10), (13,12), (14,15) ] ) ; } part 54act175 : default dil16 { newattr "$comment" = "Quad D-Flip-Flop" ; pin (/clr,clk,d1,q1,/q1,d2,q2,/q2,d3,q3,/q3,d4,q4,/q4) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/clr,clk,d1,q1,/q1,d2,q2,/q2,d3,q3,/q3,d4,q4,/q4) to ( 1, 9, 4, 2, 3, 5, 7, 6,12,10, 11,13,15, 14) ; swap ( [ 1, 9, ( 4, 2, 3), ( 5, 7, 6), (12,10,11), (13,15,14) ] ) ; } part 54act181 : default dil24,dil24b { newattr "$comment" = "4 Bit ALU/Function Generator" ; pin (s0,s1,s2,s3,m,cn,/p,/g,"a=b","cn+4",/a0,/b0,/f0,/a1,/b1,/f1, /a2,/b2,/f2,/a3,/b3,/f3) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (s0,s1,s2,s3,m,cn,/p,/g,"a=b","cn+4",/a0,/b0,/f0,/a1,/b1,/f1, /a2,/b2,/f2,/a3,/b3,/f3) to ( 6, 5, 4, 3,8, 7,15,17, 14, 16, 2, 1, 9, 23, 22, 10, 21, 20, 11, 19, 18, 13) ; } part 54act182 : default dil16 { newattr "$comment" = "16 Bit Look-Ahead Carry Generator" ; pin (/cn,/p0,/g0,/p1,/g1,/p2,/g2,/p3,/g3,"cn+x","cn+y","cn+z",/p, /g) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/cn,/p0,/g0,/p1,/g1,/p2,/g2,/p3,/g3,"cn+x","cn+y","cn+z",/p, /g) to ( 13, 4, 3, 2, 1, 15, 14, 6, 5, 12, 11, 9, 7, 10) ; } part 54act190 : default dil16 { newattr "$comment" = "Synchronous Up/Down BCD Counter" ; pin (/cten,du,clk,/load,maxmin,/rco,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/cten,du,clk,/load,maxmin,/rco, a,qa,b,qb, c,qc,d,qd) to ( 4, 5, 14, 11, 12, 13,15, 3,1, 2,10, 6,9, 7) ; } part 54act191 : default dil16 { newattr "$comment" = "Synchronous Up/Down Binary Counter" ; pin (/cten,du,clk,/load,maxmin,/rco,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/cten,du,clk,/load,maxmin,/rco, a,qa,b,qb, c,qc,d,qd) to ( 4, 5, 14, 11, 12, 13,15, 3,1, 2,10, 6,9, 7) ; } part 54act192 : default dil16 { newattr "$comment" = "Sync. Up/Down Dual Clock BCD Counter" ; pin (clr,up,down,/load,/co,/bo,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (clr,up,down,/load,/co,/bo, a,qa,b,qb, c,qc,d,qd) to ( 14, 5, 4, 11, 12, 13,15, 3,1, 2,10, 6,9, 7) ; } part 54act193 : default dil16 { newattr "$comment" = "Sync. Up/Down Dual Clock Binary Counter" ; pin (clr,up,down,/load,/co,/bo,a,qa,b,qb,c,qc,d,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (clr,up,down,/load,/co,/bo, a,qa,b,qb, c,qc,d,qd) to ( 14, 5, 4, 11, 12, 13,15, 3,1, 2,10, 6,9, 7) ; } part 54act194 : default dil16 { newattr "$comment" = "4 Bit Universal Shift Register PIPO" ; pin (/clr,s0,s1,clk,srser,a,qa,b,qb,c,qc,d,slser,qd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/clr,s0,s1,clk,srser,a,qa,b,qb,c,qc,d,slser,qd) to ( 1, 9,10, 11, 2,3,15,4,14,5,13,6, 7,12) ; } part 54act238 : default dil16 { newattr "$comment" = "3 to 8 Bit Decoder/Demultiplexer" ; pin (a0,a1,a2,/e1,/e2,e3,q0,q1,q2,q3,q4,q5,q6,q7) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (a0,a1,a2,/e1,/e2,e3,q0,q1,q2,q3,q4,q5,q6,q7) to ( 1, 2, 3, 4, 5, 6,15,14,13,12,11,10, 9, 7) ; swap internal ( (( 4, 5)) ) ; } part 54act239 : default dil16 { newattr "$comment" = "Dual 2 to 4 Bit Decoder/Demultiplexer" ; pin (a0,a1,/e,q0,q1,q2,q3) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (a0,a1,/e,q0,q1,q2,q3) to ( 2, 3, 1, 4, 5, 6, 7) or (14,13,15,12,11,10, 9) ; swap ( ( 2, 3, 1, 4, 5, 6, 7), (14,13,15,12,11,10, 9) ) ; } part 54act240 : default dil20 { newattr "$comment" = "Octal Buffer/Line Driver inverting" ; pin (/g,a1,y1,a2,y2,a3,y3,a4,y4) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,a1,y1,a2,y2,a3,y3,a4,y4) to ( 1, 2,18, 4,16, 6,14, 8,12) or (19,11, 9,13, 7,15, 5,17, 3) ; swap ( [ 1, ( 2,18), ( 4,16), ( 6,14), ( 8,12) ], [ 19, (11, 9), (13, 7), (15, 5), (17, 3) ] ) ; } part 54act241 : default dil20 { newattr "$comment" = "Octal Buffer/Line Driver noninverting" ; pin (/1g,1a1,1y1,1a2,1y2,1a3,1y3,1a4,1y4,2g,2a1,2y1,2a2,2y2,2a3,2y3, 2a4,2y4) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/1g,1a1,1y1,1a2,1y2,1a3,1y3,1a4,1y4) to ( 1, 2, 18, 4, 16, 6, 14, 8, 12) ; xlat (2g,2a1,2y1,2a2,2y2,2a3,2y3,2a4,2y4) to (19, 11, 9, 13, 7, 15, 5, 17, 3) ; swap internal ( [ 1, ( 2,18), ( 4,16), ( 6,14), ( 8,12) ] ) ; swap internal ( [ 19, (11, 9), (13, 7), (15, 5), (17, 3) ] ) ; } part 54act244 : default dil20 { newattr "$comment" = "Octal Driver noninverting" ; pin (/g,a1,y1,a2,y2,a3,y3,a4,y4) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,a1,y1,a2,y2,a3,y3,a4,y4) to ( 1, 2,18, 4,16, 6,14, 8,12) or (19,11, 9,13, 7,15, 5,17, 3) ; swap ( [ 1, ( 2,18), ( 4,16), ( 6,14), ( 8,12) ], [ 19, (11, 9), (13, 7), (15, 5), (17, 3) ] ) ; } part 54act245 : default dil20 { newattr "$comment" = "Octal Bus Transceiver noninverting" ; pin (/g,dir,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,dir,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) to (19, 1, 2,18, 3,17, 4,16, 5,15, 6,14, 7,13, 8,12, 9,11) ; swap ( [ 19, 1, ( 2,18), ( 3,17), ( 4,16), ( 5,15), ( 6,14), ( 7,13), ( 8,12), ( 9,11) ] ) ; } part 54act251 : default dil16 { newattr "$comment" = "8 to 1 Data Selector/Multiplexer" ; pin (/g,a,b,c,d0,d1,d2,d3,d4,d5,d6,d7,y,w) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/g, a, b,c,d0,d1,d2,d3,d4,d5,d6,d7,y,w) to ( 7,11,10,9, 4, 3, 2, 1,15,14,13,12,5,6) ; } part 54act253 : default dil16 { newattr "$comment" = "Dual 4 to 1 Multiplexer" ; pin (a,b,/1g,1c0,1c1,1c2,1c3,1y,/2g,2c0,2c1,2c2,2c3,2y) ; net "vss" : (8) ; net "vcc" : (16) ; xlat ( a,b,/1g,1c0,1c1,1c2,1c3,1y,/2g,2c0,2c1,2c2,2c3,2y) to (14,2, 1, 6, 5, 4, 3, 7, 15, 10, 11, 12, 13, 9) ; swap ( [ 14, 2, ( 1, 6, 5, 4, 3, 7), (15,10,11,12,13, 9) ] ) ; } part 54act257 : default dil16 { newattr "$comment" = "Quad 2 to 1 Multiplexer noninverting" ; pin (/g,ab,1a,1b,1y,2a,2b,2y,3a,3b,3y,4a,4b,4y) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/g,ab,1a,1b,1y,2a,2b,2y,3a,3b,3y,4a,4b,4y) to (15, 1, 2, 3, 4, 5, 6, 7,11,10, 9,14,13,12) ; swap ( [ 15, 1, ( 2, 3, 4), ( 5, 6, 7), (11,10, 9), (14,13,12) ] ) ; } part 54act258 : default dil16 { newattr "$comment" = "Quad 2 to 1 Multiplexer inverting" ; pin (/g,ab,1a,1b,1y,2a,2b,2y,3a,3b,3y,4a,4b,4y) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (/g,ab,1a,1b,1y,2a,2b,2y,3a,3b,3y,4a,4b,4y) to (15, 1, 2, 3, 4, 5, 6, 7,11,10, 9,14,13,12) ; swap ( [ 15, 1, ( 2, 3, 4), ( 5, 6, 7), (11,10, 9), (14,13,12) ] ) ; } part 54act273 : default dil20 { newattr "$comment" = "Octal D-Flip-Flop" ; pin (/clr,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/clr,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) to ( 1, 11, 3, 2, 4, 5, 7, 6, 8, 9,13,12,14,15,17,16,18,19) ; swap ( [ 1,11, ( 3, 2), ( 4, 5), ( 7, 6), ( 8, 9), (13,12), (14,15), (17,16), (18,19) ] ) ; } part 54act280 : default dil14 { newattr "$comment" = "9 Bit Odd/Even Parity Generator/Checker" ; pin (a,b,c,d,e,f,g,h,i,even,odd) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a,b, c, d, e, f,g,h,i,even,odd) to (8,9,10,11,12,13,1,2,4, 5, 6) ; swap ( (( 8, 9,10,11,12,13, 1, 2, 4), 5, 6) ) ; } part 54act283 : default dil16 { newattr "$comment" = "4 Bit Full Adder, Fast Carry" ; pin (a1,a2,a3,a4,b1,b2,b3,b4,c0,s1,s2,s3,s4,c4) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (a1,a2,a3,a4,b1,b2,b3,b4,c0,s1,s2,s3,s4,c4) to ( 5, 3,14,12, 6, 2,15,11, 7, 4, 1,13,10, 9) ; swap internal ( (( 5, 6),( 3, 2),(14,15),(12,11)) ) ; } part 54act286 : default dil14 { newattr "$comment" = "9 Bit Parity Generator/Checker" ; pin (a,b,c,d,e,f,g,h,i,/xmit,pario,parerr) ; net "vss" : (7) ; net "vcc" : (14) ; xlat (a,b, c, d, e, f,g,h,i,/xmit,pario,parerr) to (8,9,10,11,12,13,1,2,4, 3, 6, 5) ; swap internal ( (( 8, 9,10,11,12,13, 1, 2, 4)) ) ; } part 54act297 : default dil16 { newattr "$comment" = "Digital Phase Locked Loop" ; pin (a,b,c,d,kclk,du,enctr,idclk,pa1,pb,pa2,idout,xorpd,ecpd) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (a,b, c, d,kclk,du,enctr,idclk,pa1,pb,pa2,idout,xorpd,ecpd) to (2,1,15,14, 4, 6, 3, 5, 9,10, 13, 7, 11, 12) ; } part 54act299 : default dil20 { newattr "$comment" = "8 Bit Universal PIPO Shift Register" ; pin (/clr,/g1,/g2,s0,s1,clk,sr,"a/qa","qa'","b/qb","c/qc","d/qd", "e/qe","f/qf","g/qg","h/qh",sl,"qh'") ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/clr,/g1,/g2,s0,s1,clk,sr,"a/qa","qa'","b/qb","c/qc","d/qd", "e/qe","f/qf","g/qg","h/qh",sl,"qh'") to ( 9, 2, 3, 1,19, 12,11, 7, 8, 13, 6, 14, 5, 15, 4, 16,18, 17) ; swap internal ( (( 2, 3)) ) ; } part 54act323 : default dil20 { newattr "$comment" = "8 Bit Shift/Storage Register" ; pin (/clr,/g1,/g2,s0,s1,clk,sr,"a/qa","qa'","b/qb","c/qc","d/qd", "e/qe","f/qf","g/qg","h/qh",sl,"qh'") ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/clr,/g1,/g2,s0,s1,clk,sr,"a/qa","qa'","b/qb","c/qc","d/qd", "e/qe","f/qf","g/qg","h/qh",sl,"qh'") to ( 9, 2, 3, 1,19, 12,11, 7, 8, 13, 6, 14, 5, 15, 4, 16,18, 17) ; swap internal ( (( 2, 3)) ) ; } part 54act352 : default dil16 { newattr "$comment" = "Dual 4 to 1 Data Selector/MUX" ; pin (a,b,/1g,1c0,1c1,1c2,1c3,1y,/2g,2c0,2c1,2c2,2c3,2y) ; net "vss" : (8) ; net "vcc" : (16) ; xlat ( a,b,/1g,1c0,1c1,1c2,1c3,1y,/2g,2c0,2c1,2c2,2c3,2y) to (14,2, 1, 6, 5, 4, 3, 7, 15, 10, 11, 12, 13, 9) ; swap ( [ 14, 2, ( 1, 6, 5, 4, 3, 7), (15,10,11,12,13, 9) ] ) ; } part 54act353 : default dil16 { newattr "$comment" = "Dual 4 to 1 Data Selector/MUX" ; pin (a,b,/1g,1c0,1c1,1c2,1c3,1y,/2g,2c0,2c1,2c2,2c3,2y) ; net "vss" : (8) ; net "vcc" : (16) ; xlat ( a,b,/1g,1c0,1c1,1c2,1c3,1y,/2g,2c0,2c1,2c2,2c3,2y) to (14,2, 1, 6, 5, 4, 3, 7, 15, 10, 11, 12, 13, 9) ; swap ( [ 14, 2, ( 1, 6, 5, 4, 3, 7), (15,10,11,12,13, 9) ] ) ; } part 54act373 : default dil20 { newattr "$comment" = "Octal D-Type Transparent Latch and FF" ; pin (/oc,c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/oc, c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) to ( 1,11, 3, 2, 4, 5, 7, 6, 8, 9,13,12,14,15,17,16,18,19) ; swap ( [ 1,11, ( 3, 2), ( 4, 5), ( 7, 6), ( 8, 9), (13,12), (14,15), (17,16), (18,19) ] ) ; } part 54act374 : default dil20 { newattr "$comment" = "Octal D-Type Transparent Latch and FF" ; pin (/oc,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/oc,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) to ( 1, 11, 3, 2, 4, 5, 7, 6, 8, 9,13,12,14,15,17,16,18,19) ; swap ( [ 1,11, ( 3, 2), ( 4, 5), ( 7, 6), ( 8, 9), (13,12), (14,15), (17,16), (18,19) ] ) ; } part 54act377 : default dil20 { newattr "$comment" = "Octal D-Flip-Flop with Data Enable" ; pin (clk,/g,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (clk,/g,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) to ( 11, 1, 3, 2, 4, 5, 7, 6, 8, 9,13,12,14,15,17,16,18,19) ; swap ( [ 11, 1, ( 3, 2), ( 4, 5), ( 7, 6), ( 8, 9), (13,12), (14,15), (17,16), (18,19) ] ) ; } part 54act378 : default dil16 { newattr "$comment" = "Hex D-Flip-Flop" ; pin (clk,/g,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (clk,/g,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q) to ( 9, 1, 3, 2, 4, 5, 6, 7,11,10,13,12,14,15) ; swap ( [ 9, 1, ( 3, 2), ( 4, 5), ( 6, 7), (11,10), (13,12), (14,15) ] ) ; } part 54act379 : default dil16 { newattr "$comment" = "Quad D-Flip-Flop" ; pin (clk,/g,1d,1q,/1q,2d,2q,/2q,3d,3q,/3q,4d,4q,/4q) ; net "vss" : (8) ; net "vcc" : (16) ; xlat (clk,/g,1d,1q,/1q,2d,2q,/2q,3d,3q,/3q,4d,4q,/4q) to ( 9, 1, 4, 2, 3, 5, 7, 6,12,10, 11,13,15, 14) ; swap ( [ 9, 1, ( 4, 2, 3), ( 5, 7, 6), (12,10,11), (13,15,14) ] ) ; } part 54act520 : default dil20 { newattr "$comment" = "8 Bit Identity Comparator" ; pin (/g,p0,p1,p2,p3,p4,p5,p6,p7,q0,q1,q2,q3,q4,q5,q6,q7,"/p=q") ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,p0,p1,p2,p3,p4,p5,p6,p7,q0,q1,q2,q3,q4,q5,q6,q7,"/p=q") to ( 1, 2, 4, 6, 8,11,13,15,17, 3, 5, 7, 9,12,14,16,18, 19) ; swap ( [ 1, (( 2, 3),( 4, 5),( 6, 7),( 8, 9),(11,12),(13,14),(15,16),(17, 18),19) ] ) ; } part 54act521 : default dil20 { newattr "$comment" = "8 Bit Identity Comparator" ; pin (/g,p0,p1,p2,p3,p4,p5,p6,p7,q0,q1,q2,q3,q4,q5,q6,q7,"/p=q") ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,p0,p1,p2,p3,p4,p5,p6,p7,q0,q1,q2,q3,q4,q5,q6,q7,"/p=q") to ( 1, 2, 4, 6, 8,11,13,15,17, 3, 5, 7, 9,12,14,16,18, 19) ; swap ( [ 1, (( 2, 3),( 4, 5),( 6, 7),( 8, 9),(11,12),(13,14),(15,16),(17, 18),19) ] ) ; } part 54act533 : default dil20 { newattr "$comment" = "Octal D-Type Latch inverting" ; pin (/oc,c,1d,/1q,2d,/2q,3d,/3q,4d,/4q,5d,/5q,6d,/6q,7d,/7q,8d,/8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/oc, c,1d,/1q,2d,/2q,3d,/3q,4d,/4q,5d,/5q,6d,/6q,7d,/7q,8d, /8q) to ( 1,11, 3, 2, 4, 5, 7, 6, 8, 9,13, 12,14, 15,17, 16,18, 19) ; swap ( [ 1,11, ( 3, 2), ( 4, 5), ( 7, 6), ( 8, 9), (13,12), (14,15), (17,16), (18,19) ] ) ; } part 54act534 : default dil20 { newattr "$comment" = "Octal D-Type Flip-Flop inverting" ; pin (/oc,clk,1d,/1q,2d,/2q,3d,/3q,4d,/4q,5d,/5q,6d,/6q,7d,/7q,8d, /8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/oc,clk,1d,/1q,2d,/2q,3d,/3q,4d,/4q,5d,/5q,6d,/6q,7d,/7q,8d, /8q) to ( 1, 11, 3, 2, 4, 5, 7, 6, 8, 9,13, 12,14, 15,17, 16,18, 19) ; swap ( [ 1,11, ( 3, 2), ( 4, 5), ( 7, 6), ( 8, 9), (13,12), (14,15), (17,16), (18,19) ] ) ; } part 54act540 : default dil20 { newattr "$comment" = "Octal Buffer/Line Driver inverting" ; pin (/g1,/g2,a1,y1,a2,y2,a3,y3,a4,y4,a5,y5,a6,y6,a7,y7,a8,y8) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g1,/g2,a1,y1,a2,y2,a3,y3,a4,y4,a5,y5,a6,y6,a7,y7,a8,y8) to ( 1, 19, 2,18, 3,17, 4,16, 5,15, 6,14, 7,13, 8,12, 9,11) ; swap internal ( (( 1,19)) ) ; swap internal ( ( 2,18), ( 3,17), ( 4,16), ( 5,15), ( 6,14), ( 7,13), ( 8,12), ( 9,11) ) ; } part 54act541 : default dil20 { newattr "$comment" = "Octal Buffer/Line Driver" ; pin (/g1,/g2,a1,y1,a2,y2,a3,y3,a4,y4,a5,y5,a6,y6,a7,y7,a8,y8) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g1,/g2,a1,y1,a2,y2,a3,y3,a4,y4,a5,y5,a6,y6,a7,y7,a8,y8) to ( 1, 19, 2,18, 3,17, 4,16, 5,15, 6,14, 7,13, 8,12, 9,11) ; swap internal ( (( 1,19)) ) ; swap internal ( ( 2,18), ( 3,17), ( 4,16), ( 5,15), ( 6,14), ( 7,13), ( 8,12), ( 9,11) ) ; } part 54act563 : default dil20 { newattr "$comment" = "Octal D-Type Transparent Latch inverting" ; pin (/oc,c,1d,/1q,2d,/2q,3d,/3q,4d,/4q,5d,/5q,6d,/6q,7d,/7q,8d,/8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/oc, c,1d,/1q,2d,/2q,3d,/3q,4d,/4q,5d,/5q,6d,/6q,7d,/7q,8d, /8q) to ( 1,11, 2, 19, 3, 18, 4, 17, 5, 16, 6, 15, 7, 14, 8, 13, 9, 12) ; swap ( [ 1,11, ( 2,19), ( 3,18), ( 4,17), ( 5,16), ( 6,15), ( 7,14), ( 8,13), ( 9,12) ] ) ; } part 54act564 : default dil20 { newattr "$comment" = "Octal D-Type Flip-Flop inverting" ; pin (/oc,clk,1d,/1q,2d,/2q,3d,/3q,4d,/4q,5d,/5q,6d,/6q,7d,/7q,8d, /8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/oc,clk,1d,/1q,2d,/2q,3d,/3q,4d,/4q,5d,/5q,6d,/6q,7d,/7q,8d, /8q) to ( 1, 11, 2, 19, 3, 18, 4, 17, 5, 16, 6, 15, 7, 14, 8, 13, 9, 12) ; swap ( [ 1,11, ( 2,19), ( 3,18), ( 4,17), ( 5,16), ( 6,15), ( 7,14), ( 8,13), ( 9,12) ] ) ; } part 54act568 : default dil20 { newattr "$comment" = "4 Bit Decade Counter" ; pin (/g,"u/d",clk,/ent,/enp,/sclr,/load,/aclr,/cco,/rco,a,qa,b,qb, c,qc,d,qd) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,"u/d",clk,/ent,/enp,/sclr,/load,/aclr,/cco,/rco,a,qa,b,qb, c,qc,d,qd) to (17, 1, 2, 12, 7, 9, 11, 8, 18, 19,3,16,4,15, 5,14,6,13) ; } part 54act569 : default dil20 { newattr "$comment" = "4 Bit Binary Counter" ; pin (/g,"u/d",clk,/ent,/enp,/sclr,/load,/aclr,/cco,/rco,a,qa,b,qb, c,qc,d,qd) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,"u/d",clk,/ent,/enp,/sclr,/load,/aclr,/cco,/rco,a,qa,b,qb, c,qc,d,qd) to (17, 1, 2, 12, 7, 9, 11, 8, 18, 19,3,16,4,15, 5,14,6,13) ; } part 54act573 : default dil20 { newattr "$comment" = "Octal D-Type Transparent Latch" ; pin (/oc,c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/oc, c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) to ( 1,11, 2,19, 3,18, 4,17, 5,16, 6,15, 7,14, 8,13, 9,12) ; swap ( [ 1,11, ( 2,19), ( 3,18), ( 4,17), ( 5,16), ( 6,15), ( 7,14), ( 8,13), ( 9,12) ] ) ; } part 54act574 : default dil20 { newattr "$comment" = "Octal D-Flip-Flop (Data Flow Thru 374)" ; pin (/oc,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/oc,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q) to ( 1, 11, 2,19, 3,18, 4,17, 5,16, 6,15, 7,14, 8,13, 9,12) ; swap ( [ 1,11, ( 2,19), ( 3,18), ( 4,17), ( 5,16), ( 6,15), ( 7,14), ( 8,13), ( 9,12) ] ) ; } part 54act620 : default dil20 { newattr "$comment" = "Octal Bus Transceiver inverting" ; pin (/gba,gab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/gba,gab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) to ( 19, 1, 2,18, 3,17, 4,16, 5,15, 6,14, 7,13, 8,12, 9,11) ; swap ( [ 19, 1, ( 2,18), ( 3,17), ( 4,16), ( 5,15), ( 6,14), ( 7,13), ( 8,12), ( 9,11) ] ) ; } part 54act623 : default dil20 { newattr "$comment" = "Octal Bus Transceiver" ; pin (/gba,gab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/gba,gab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) to ( 19, 1, 2,18, 3,17, 4,16, 5,15, 6,14, 7,13, 8,12, 9,11) ; swap ( [ 19, 1, ( 2,18), ( 3,17), ( 4,16), ( 5,15), ( 6,14), ( 7,13), ( 8,12), ( 9,11) ] ) ; } part 54act640 : default dil20 { newattr "$comment" = "Octal Bus Transceiver inverting" ; pin (/g,dir,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,dir,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) to (19, 1, 2,18, 3,17, 4,16, 5,15, 6,14, 7,13, 8,12, 9,11) ; swap ( [ 19, 1, ( 2,18), ( 3,17), ( 4,16), ( 5,15), ( 6,14), ( 7,13), ( 8,12), ( 9,11) ] ) ; } part 54act643 : default dil20 { newattr "$comment" = "Octal Bus Transceiver true inverting" ; pin (/g,dir,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) ; net "vss" : (10) ; net "vcc" : (20) ; xlat (/g,dir,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7,b7,a8,b8) to (19, 1, 2,18, 3,17, 4,16, 5,15, 6,14, 7,13, 8,12, 9,11) ; swap ( [ 19, 1, ( 2,18), ( 3,17), ( 4,16), ( 5,15), ( 6,14), ( 7,13), ( 8,12), ( 9,11) ] ) ; } part 54act646 : default dil24,dil24b { newattr "$comment" = "Octal Bus Transceiver/Register" ; pin (/g,dir,cba,sba,cab,sab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7, b7,a8,b8) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/g,dir,cba,sba,cab,sab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6, a7,b7,a8,b8) to (21, 3, 23, 22, 1, 2, 4,20, 5,19, 6,18, 7,17, 8,16, 9,15, 10,14,11,13) ; swap ( [ 21, 3,23,22, 1, 2, ( 4,20), ( 5,19), ( 6,18), ( 7,17), ( 8,16), ( 9,15), (10,14), (11,13) ] ) ; } part 54act648 : default dil24,dil24b { newattr "$comment" = "Octal Bus Transceiver/Register inverting" ; pin (/g,dir,cba,sba,cab,sab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6,a7, b7,a8,b8) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/g,dir,cba,sba,cab,sab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6, a7,b7,a8,b8) to (21, 3, 23, 22, 1, 2, 4,20, 5,19, 6,18, 7,17, 8,16, 9,15, 10,14,11,13) ; swap ( [ 21, 3,23,22, 1, 2, ( 4,20), ( 5,19), ( 6,18), ( 7,17), ( 8,16), ( 9,15), (10,14), (11,13) ] ) ; } part 54act651 : default dil24,dil24b { newattr "$comment" = "Octal Bus Transceiver/Register inverting" ; pin (/gba,gab,cba,sba,cab,sab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6, a7,b7,a8,b8) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/gba,gab,cba,sba,cab,sab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6, a7,b7,a8,b8) to ( 21, 3, 23, 22, 1, 2, 4,20, 5,19, 6,18, 7,17, 8,16, 9,15, 10,14,11,13) ; swap ( [ 21, 3,23,22, 1, 2, ( 4,20), ( 5,19), ( 6,18), ( 7,17), ( 8,16), ( 9,15), (10,14), (11,13) ] ) ; } part 54act652 : default dil24,dil24b { newattr "$comment" = "Octal Bus Transceiver/Register" ; pin (/gba,gab,cba,sba,cab,sab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6, a7,b7,a8,b8) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/gba,gab,cba,sba,cab,sab,a1,b1,a2,b2,a3,b3,a4,b4,a5,b5,a6,b6, a7,b7,a8,b8) to ( 21, 3, 23, 22, 1, 2, 4,20, 5,19, 6,18, 7,17, 8,16, 9,15, 10,14,11,13) ; swap ( [ 21, 3,23,22, 1, 2, ( 4,20), ( 5,19), ( 6,18), ( 7,17), ( 8,16), ( 9,15), (10,14), (11,13) ] ) ; } part 54act821 : default dil24,dil24b { newattr "$comment" = "10 Bit D-FF/Register" ; pin (/oc,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q,9d,9q, 10d,10q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q,9d, 9q,10d,10q) to ( 1, 13, 2,23, 3,22, 4,21, 5,20, 6,19, 7,18, 8,17, 9,16,10, 15, 11, 14) ; swap ( [ 1,13, ( 2,23), ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15), (11,14) ] ) ; } part 54act822 : default dil24,dil24b { newattr "$comment" = "10 Bit D-FF/Register inverting" ; pin (/oc,clk,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q,/6d,6q,/7d,7q,/8d, 8q,/9d,9q,/10d,10q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc,clk,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q,/6d,6q,/7d,7q,/8d, 8q,/9d,9q,/10d,10q) to ( 1, 13, 2,23, 3,22, 4,21, 5,20, 6,19, 7,18, 8,17, 9, 16, 10,15, 11, 14) ; swap ( [ 1,13, ( 2,23), ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15), (11,14) ] ) ; } part 54act823 : default dil24,dil24b { newattr "$comment" = "9 Bit D-FF/Register" ; pin (/oc,/clr,/clken,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q, 8d,8q,9d,9q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc,/clr,/clken,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d, 7q,8d,8q,9d,9q) to ( 1, 11, 14, 13, 2,23, 3,22, 4,21, 5,20, 6,19, 7,18, 8, 17, 9,16,10,15) ; swap ( [ 1,11,14,13, ( 2,23), ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15) ] ) ; } part 54act824 : default dil24,dil24b { newattr "$comment" = "9 Bit D-FF/Register inverting" ; pin (/oc,/clr,/clken,clk,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q,/6d,6q, /7d,7q,/8d,8q,/9d,9q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc,/clr,/clken,clk,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q,/6d, 6q,/7d,7q,/8d,8q,/9d,9q) to ( 1, 11, 14, 13, 2,23, 3,22, 4,21, 5,20, 6,19, 7, 18, 8,17, 9,16, 10,15) ; swap ( [ 1,11,14,13, ( 2,23), ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15) ] ) ; } part 54act825 : default dil24,dil24b { newattr "$comment" = "Octal Register noninv" ; pin (/oc1,/oc2,/oc3,/clr,/clken,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q, 6d,6q,7d,7q,8d,8q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc1,/oc2,/oc3,/clr,/clken,clk,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q, 6d,6q,7d,7q,8d,8q) to ( 1, 2, 23, 11, 14, 13, 3,22, 4,21, 5,20, 6,19, 7,18, 8,17, 9,16,10,15) ; swap internal ( (( 1, 2,23)) ) ; swap internal ( ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15) ) ; } part 54act826 : default dil24,dil24b { newattr "$comment" = "Octal Register inverting" ; pin (/oc1,/oc2,/oc3,/clr,/clken,clk,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d, 5q,/6d,6q,/7d,7q,/8d,8q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc1,/oc2,/oc3,/clr,/clken,clk,/1d,1q,/2d,2q,/3d,3q,/4d,4q, /5d,5q,/6d,6q,/7d,7q,/8d,8q) to ( 1, 2, 23, 11, 14, 13, 3,22, 4,21, 5,20, 6,19, 7,18, 8,17, 9,16, 10,15) ; swap internal ( (( 1, 2,23)) ) ; swap internal ( ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15) ) ; } part 54act841 : default dil24,dil24b { newattr "$comment" = "10 Bit Transparent Latch" ; pin (/oc,c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q,9d,9q, 10d,10q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc, c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d,8q,9d,9q, 10d,10q) to ( 1,13, 2,23, 3,22, 4,21, 5,20, 6,19, 7,18, 8,17, 9,16,10,15, 11, 14) ; swap ( [ 1,13, ( 2,23), ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15), (11,14) ] ) ; } part 54act842 : default dil24,dil24b { newattr "$comment" = "10 Bit Transparent Latch inverting" ; pin (/oc,c,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q,/6d,6q,/7d,7q,/8d,8q, /9d,9q,/10d,10q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc, c,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q,/6d,6q,/7d,7q,/8d, 8q,/9d,9q,/10d,10q) to ( 1,13, 2,23, 3,22, 4,21, 5,20, 6,19, 7,18, 8,17, 9, 16, 10,15, 11, 14) ; swap ( [ 1,13, ( 2,23), ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15), (11,14) ] ) ; } part 54act843 : default dil24,dil24b { newattr "$comment" = "9 Bit Transparent Latch" ; pin (/oc,/clr,/pre,c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q,8d, 8q,9d,9q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc,/clr,/pre, c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d,6q,7d,7q, 8d,8q,9d,9q) to ( 1, 11, 14,13, 2,23, 3,22, 4,21, 5,20, 6,19, 7,18, 8,17, 9,16,10,15) ; swap ( [ 1,11,14,13, ( 2,23), ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15) ] ) ; } part 54act844 : default dil24,dil24b { newattr "$comment" = "9 Bit Transparent Latch inverting" ; pin (/oc,/clr,/pre,c,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q,/6d,6q,/7d, 7q,/8d,8q,/9d,9q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc,/clr,/pre, c,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q,/6d,6q, /7d,7q,/8d,8q,/9d,9q) to ( 1, 14, 11,13, 2,23, 3,22, 4,21, 5,20, 6,19, 7,18, 8,17, 9,16, 10,15) ; swap ( [ 1,14,11,13, ( 2,23), ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15) ] ) ; } part 54act845 : default dil24,dil24b { newattr "$comment" = "Octal Latch noninv" ; pin (/oc1,/oc2,/oc3,/pre,/clr,c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d, 6q,7d,7q,8d,8q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc1,/oc2,/oc3,/pre,/clr, c,1d,1q,2d,2q,3d,3q,4d,4q,5d,5q,6d, 6q,7d,7q,8d,8q) to ( 1, 2, 23, 14, 11,13, 3,22, 4,21, 5,20, 6,19, 7,18, 8, 17, 9,16,10,15) ; swap internal ( (( 1, 2,23)) ) ; swap internal ( ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15) ) ; } part 54act846 : default dil24,dil24b { newattr "$comment" = "Octal Latch inverting" ; pin (/oc1,/oc2,/oc3,/pre,/clr,c,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d,5q, /6d,6q,/7d,7q,/8d,8q) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc1,/oc2,/oc3,/pre,/clr, c,/1d,1q,/2d,2q,/3d,3q,/4d,4q,/5d, 5q,/6d,6q,/7d,7q,/8d,8q) to ( 1, 2, 23, 14, 11,13, 3,22, 4,21, 5,20, 6,19, 7, 18, 8,17, 9,16, 10,15) ; swap internal ( (( 1, 2,23)) ) ; swap internal ( ( 3,22), ( 4,21), ( 5,20), ( 6,19), ( 7,18), ( 8,17), ( 9,16), (10,15) ) ; } part 54act873 : default dil24,dil24b { newattr "$comment" = "Octal Transparent Latch" ; pin (/oc,c,/clr,d1,q1,d2,q2,d3,q3,d4,q4) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc, c,/clr,d1,q1,d2,q2,d3,q3,d4,q4) to ( 2,23, 1, 3,22, 4,21, 5,20, 6,19) or ( 11,14, 13, 7,18, 8,17, 9,16,10,15) ; swap ( [ 2,23, 1, ( 3,22), ( 4,21), ( 5,20), ( 6,19) ], [ 11,14,13, ( 7,18), ( 8,17), ( 9,16), (10,15) ] ) ; } part 54act874 : default dil24,dil24b { newattr "$comment" = "Flip-Flop Octal D-Type" ; pin (/oc,clk,/clr,d1,q1,d2,q2,d3,q3,d4,q4) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (/oc,clk,/clr,d1,q1,d2,q2,d3,q3,d4,q4) to ( 2, 23, 1, 3,22, 4,21, 5,20, 6,19) or ( 11, 14, 13, 7,18, 8,17, 9,16,10,15) ; swap ( [ 2,23, 1, ( 3,22), ( 4,21), ( 5,20), ( 6,19) ], [ 11,14,13, ( 7,18), ( 8,17), ( 9,16), (10,15) ] ) ; } part 54act881 : default dil24,dil24b { newattr "$comment" = "4 Bit ALU/Function Generator" ; pin (s0,s1,s2,s3,m,cn,/p,/g,"a=b","cn+4",/a0,/b0,/f0,/a1,/b1,/f1, /a2,/b2,/f2,/a3,/b3,/f3) ; net "vss" : (12) ; net "vcc" : (24) ; xlat (s0,s1,s2,s3,m,cn,/p,/g,"a=b","cn+4",/a0,/b0,/f0,/a1,/b1,/f1, /a2,/b2,/f2,/a3,/b3,/f3) to ( 6, 5, 4, 3,8, 7,15,17, 14, 16, 2, 1, 9, 23, 22, 10, 21, 20, 11, 19, 18, 13) ; } part 54act882 : default dil24,dil24b { newattr "$comment" = "32 Bit Look-Ahead Carry Generator" ; pin (cn,/p0,/g0,/p1,/g1,/p2,/g2,/p3,/g3,/p4,/g4,/p5,/g5,/p6,/g6,/p7, /g7,"cn+8","cn+16","cn+24","cn+32") ; net "vss" : (12) ; net "vcc" : (24) ; xlat (cn,/p0,/g0,/p1,/g1,/p2,/g2,/p3,/g3,/p4,/g4,/p5,/g5,/p6,/g6, /p7,/g7,"cn+8","cn+16","cn+24","cn+32") to ( 1, 3, 2, 5, 4, 8, 7, 10, 9, 14, 13, 16, 15, 19, 18, 21, 20, 6, 11, 17, 22) ; } /*___________________________________________________________*/ /* Logical Library definition file end */ end.